Digital System Test and Testable Design

Using HDL Models and Architectures
Buch | Hardcover
435 Seiten
2010
Springer-Verlag New York Inc.
978-1-4419-7547-8 (ISBN)

Lese- und Medienproben

Digital System Test and Testable Design - Zainalabedin Navabi
117,69 inkl. MwSt
This book is about digital system testing and testable design. Verilog eliminates ambiguities in test algorithms and BIST and DFT hardware architectures, and it clearly describes the architecture of the testability hardware and its test sessions.
This book is about digital system testing and testable design. The concepts of testing and testability are treated together with digital design practices and methodologies. The book uses Verilog models and testbenches for implementing and explaining fault simulation and test generation algorithms.

Extensive use of Verilog and Verilog PLI for test applications is what distinguishes this book from other test and testability books. Verilog eliminates ambiguities in test algorithms and BIST and DFT hardware architectures, and it clearly describes the architecture of the testability hardware and its test sessions. Describing many of the on-chip decompression algorithms in Verilog helps to evaluate these algorithms in terms of hardware overhead and timing, and thus feasibility of using them for System-on-Chip designs. Extensive use of testbenches and testbench development techniques is another unique feature of this book. Using PLI in developing testbenches and virtual testers provides a powerful programming tool, interfaced with hardware described in Verilog. This mixed hardware/software environment facilitates description of complex test programs and test strategies.

About the Author Dr. Zainalabedin Navabi is a professor of electrical and computer engineering at Worcester Polytechnic Institute. Dr. Navabi is the author of several textbooks and computer based trainings on VHDL, Verilog and related tools and environments. Dr. Navabi’s involvement with hardware description languages begins in 1976, when he started the development of a register-transfer level simulator for one of the very first HDLs. In 1981 he completed the development of a synthesis tool that generated MOS layout from an RTL description. Since 1981, Dr. Navabi has been involved in the design, definition and implementation of Hardware Description Languages. He has written numerous papers on the application of HDLs in simulation, synthesis and test of digital systems. He started one of the first full HDL courses at Northeastern University in 1990. Since then he has conducted many short courses and tutorials on this subject in the United States and abroad. In addition to being a professor, he is also a consultant to CAE companies. Dr. Navabi received his M.S. and Ph.D. from the University of Arizona in 1978 and 1891, and his B.S. from the University of Texas at Austin in 1975. He is a senior member of IEEE, a member of IEEE Computer Society, member of ASEE, and ACM.

Erscheint lt. Verlag 20.12.2010
Zusatzinfo XVII, 435 p.
Verlagsort New York, NY
Sprache englisch
Maße 178 x 254 mm
Themenwelt Geisteswissenschaften Philosophie
Mathematik / Informatik Mathematik
Technik Elektrotechnik / Energietechnik
ISBN-10 1-4419-7547-0 / 1441975470
ISBN-13 978-1-4419-7547-8 / 9781441975478
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Wie bewerten Sie den Artikel?
Bitte geben Sie Ihre Bewertung ein:
Bitte geben Sie Daten ein:
Mehr entdecken
aus dem Bereich
Spiritualität, intellektuelle Redlichkeit und die planetare Krise | …

von Thomas Metzinger

Buch | Hardcover (2023)
Berlin Verlag
22,00

von Hannah Arendt; Thomas Meyer

Buch | Softcover (2024)
Piper (Verlag)
14,00
Medientechnologien zwischen Wirtschaft Kultur Politik

von Armen Avanessian

Buch (2023)
Merve (Verlag)
16,00