Scalable Hardware Verification with Symbolic Simulation - Valeria Bertacco

Scalable Hardware Verification with Symbolic Simulation

Buch | Hardcover
180 Seiten
2005
Springer-Verlag New York Inc.
978-0-387-24411-2 (ISBN)
128,39 inkl. MwSt
Offers an overview of formal verification methods, combined with an analysis of some advanced techniques to improve the scalability of these methods, and close the gap between design and verification in computer-aided design. This title provides the theoretical background required to present such methods and advanced techniques.
Scalable Hardware Verification with Symbolic Simulation presents recent advancements in symbolic simulation-based solutions which radically improve scalability. It overviews current verification techniques, both based on logic simulation and formal verification methods, and unveils the inner workings of symbolic simulation. The core of this book focuses on new techniques that narrow the performance gap between the complexity of digital systems and the limited ability to verify them. In particular, it covers a range of solutions that exploit approximation and parametrization methods, including quasi-symbolic simulation, cycle-based symbolic simulation, and parameterizations based on disjoint-support decompositions.





In structuring this book, the author’s hope was to provide interesting reading for a broad range of design automation readers. The first two chapters provide an overview of digital systems design and, in particular, verification. Chapter 3 reviews mainstream symbolic techniques in formal verification, dedicating most of its focus to symbolic simulation. The fourth chapter covers the necessary principles of parametric forms and disjoint-support decompositions. Chapters 5 and 6 focus on recent symbolic simulation techniques, and the final chapter addresses key topics needing further research.





Scalable Hardware Verification with Symbolic Simulation is for verification engineers and researchers in the design automation field.


 Highlights:




A discussion of the leading hardware verification techniques, including simulation and formal verification solutions




Important concepts related to the underlying models and algorithms employed in the field







The latest innovations in the area of symbolic simulation, exploiting techniques such as parametric forms and decomposition properties of Booleanfunctions







Providing insights into possible new developments in the hardware verification

Design and Verification of Digital Systems.- Symbolic Simulation.- Compacting Intermediate States.- Approximate Simulation.- Exact Parametrizations.- Conclusion.

Erscheint lt. Verlag 21.12.2005
Zusatzinfo 40 Illustrations, black and white; XX, 180 p. 40 illus.
Verlagsort New York, NY
Sprache englisch
Maße 155 x 235 mm
Themenwelt Mathematik / Informatik Informatik Theorie / Studium
Informatik Weitere Themen CAD-Programme
Informatik Weitere Themen Hardware
Technik Elektrotechnik / Energietechnik
ISBN-10 0-387-24411-5 / 0387244115
ISBN-13 978-0-387-24411-2 / 9780387244112
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
Band 1: Produktion

von Thomas Bauernhansl

Buch | Hardcover (2024)
Springer Vieweg (Verlag)
99,99
Einführung in die Geometrische Produktspezifikation

von Daniel Brabec; Ludwig Reißler; Andreas Stenzel

Buch | Softcover (2023)
Europa-Lehrmittel (Verlag)
20,70